





Study Committee D1

Materials and Emerging Test Techniques

## Paper D1-PS1-11110

## Requirements, design principles and testing experience with composite voltages on a ±550 kV HVDC GIS voltage divider

Dr. Maria KOSSE, Siemens Energy & Dr. Erik SPERLING, Omicron electronics

 $Z_{11} = R_1$ 

6

### Motivation

- Worldwide development activities on HVDC GIS
- Type-tested product available up to  $U_r = \pm 550 \text{ kV DC}$
- Standardization prepared within CIGRE JWG D1/B3.57 with TB 842
  - additional thermo-electric tests to consider the special aspect of DC voltage in terms of electric field distribution of insulators, influenced by the accumulation of electrical charge carriers and the inhomogeneous temperature distribution
  - High importance: composite voltage testing (DC + impulse) after long DC pre-stress (reaching DC steady-state) with the maximum temperature gradient

## Analysis of existing standards

- Requirements for AC and DC withstand voltage tests are comparable
- Requirements for LI voltage tests are the same. SI voltage test acc. IEC 61869-15 only with a positive voltage, while acc. CIGRE TB 842 for both polarities
- Composite voltage tests not existing acc. IEC 61869-15. According to TB 842, composite voltage tests ensure appropriate insulation performance under transient overvoltages during operation

| Equipment $U_r = U_m = \pm 550 \text{ kV}$                                                                         |                       | DC GIS                          | RC divider   |  |
|--------------------------------------------------------------------------------------------------------------------|-----------------------|---------------------------------|--------------|--|
| Standard                                                                                                           |                       | CIGRE TB 842                    | IEC 61869-15 |  |
| DC withstand                                                                                                       | U <sub>DC</sub> / kV  | 1.5xU <sub>r</sub> = ±825 kV    |              |  |
| voltage test                                                                                                       | t <sub>DC</sub> / min | 1                               | 60           |  |
| AC withstand                                                                                                       | u <sub>AC</sub> / kV  | 1.5xU <sub>r</sub> /V2 = 583 kV |              |  |
| voltage test                                                                                                       | t <sub>AC</sub> / min | 1                               |              |  |
| Impulse                                                                                                            | Û <sub>LI</sub> / kV  | ±1550                           |              |  |
| voltage test                                                                                                       | Û <sub>SI</sub> / kV  | ±1175                           | +1175        |  |
| (not mandatory                                                                                                     | # impulse             | 15 per polarity                 |              |  |
| for DC GIS)                                                                                                        | I <sub>n</sub> /A     | 0                               | 0            |  |
| Superimposed im-<br>pulse voltage test<br>("Uncharged" di-<br>electric interfaces)                                 | U <sub>DC</sub> / kV  | ±550                            |              |  |
|                                                                                                                    | t <sub>DC</sub> / h   | 2                               |              |  |
|                                                                                                                    | Û <sub>LI</sub> / kV  | ±1550                           | Not existing |  |
|                                                                                                                    | Û <sub>SI</sub> / kV  | ±1175                           |              |  |
|                                                                                                                    | # impulse             | 15 per quadrant                 |              |  |
|                                                                                                                    | I <sub>n</sub> /A     | 0                               |              |  |
| Insulation<br>system test<br>(Superimposed im-<br>pulse voltage test<br>with "charged" di-<br>electric interfaces) | U <sub>DC</sub> / kV  | ±550                            |              |  |
|                                                                                                                    | t <sub>DC</sub> / h   | > t <sub>90</sub> = 120         | Not existing |  |
|                                                                                                                    | Û <sub>LI</sub> / kV  | ±1550                           |              |  |
|                                                                                                                    | Û <sub>SI</sub> / kV  | ±1175                           |              |  |
|                                                                                                                    | # impulse             | 3 per quadrant                  |              |  |
|                                                                                                                    | I <sub>n</sub> /A     | 5000                            |              |  |

## Design principles of RC dividers

- Equivalent circuit diagram (ECD) needs to include frequency dependency to cover system-dependent parasitic components
- Deriving impedance view of ECD allows identifying design criteria for improving the divider's accuracy



(Left) Simplified ECD. (Right) Advanced ECD in impedance view.



Dependency of accuracy parameters  $\varepsilon_{\rm U}$  ,  $\Delta \phi$  on element variations

| Element                                                                                                                  | Voltage error $\epsilon_{\rm U}$                                                                                                                      | Phase displacement $\Delta \phi$                                                                                                                      |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Positive trend $\epsilon_{U} \uparrow \Delta \phi \uparrow$                                                              | $\begin{array}{c} C_{1} \uparrow C_{2} \downarrow R_{1} \downarrow R_{2} \uparrow \\ L_{C1} \uparrow R_{pC1} \downarrow R_{sC2} \uparrow \end{array}$ | $\begin{array}{c} C_{1} \uparrow C_{2} \downarrow R_{1} \uparrow R_{2} \downarrow \\ L_{C2} \uparrow R_{pC2} \downarrow R_{sC2} \uparrow \end{array}$ |  |  |  |
| $\begin{array}{l} \textbf{Negative trend} \\ \boldsymbol{\epsilon}_{U} \downarrow \Delta \varphi \downarrow \end{array}$ | $\begin{array}{c} C_{1} \downarrow C_{2} \uparrow R_{1} \uparrow R_{2} \downarrow \\ L_{C2} \uparrow R_{pC2} \downarrow R_{sC1} \uparrow \end{array}$ | $\begin{array}{c} C_{1} \downarrow C_{2} \uparrow R_{1} \downarrow R_{2} \uparrow \\ L_{C1} \uparrow R_{pC1} \downarrow R_{sC1} \uparrow \end{array}$ |  |  |  |
|                                                                                                                          |                                                                                                                                                       |                                                                                                                                                       |  |  |  |



Principle of the internal GIS RC divider design – (a) Voltage potential distribution, (b) Corresponding electric field distribution

- Linear voltage distribution over the complete length of the RC divider
- Use of grading electrodes to move the electric field from internal divider insulation to gas space
- Capacitance and resistive components connected in parallel; use of *Allfilm* technology for C-elements
- Identical transformation ratios of the resistance part and the capacitance part leads to a flat frequency response curve
- Low-inductance capacitor design to prevent any transient overvoltage phenomena
- Divider internal insulation material must prevent charge accumulation, otherwise surface discharge can occur during impulse superposition (well-known POM-C cannot be used for DC applications)

#### Example of applied type test values of a ±550 kV DC GIS incl. RC divider







**Study Committee D1** 

Materials and Emerging Test Techniques

## Paper D1-PS1-11110

# Requirements, design principles and testing experience with composite voltages on a ±550 kV HVDC GIS voltage divider

(continued)

## Performance verification

Following IEC 61869-15 in combination with projectspecific requirements, different accuracy measurements were performed to verify the characteristics of the GIS RC divider:

- AC accuracy at U<sub>pr</sub> = 500 kV/V2 kV
- DC accuracy Note: At -250 kV a measurement uncertainty occurred due to the used measurement system of the test institute.
- Frequency response at 250 V, frequency bandwidth from 15 Hz up to 10 kHz
  - Voltage error shows an accuracy of ± 0.2 % within the total frequency range
  - Linear behaviour of the phase displacement indicates the impact on the length / of the transmission cable. Calculating the resulting Δφ depending on the cable length I and the frequency f:

$$\Delta \varphi = \frac{360 \cdot 60 \cdot \sqrt{\varepsilon_r \mu_r} \cdot f \cdot l}{c_0}$$

- Insulation system test acc. CIGRE TB 842 with composite voltage testing after long DC pre-stress of ±550 kV DC, exemplarily shown for unipolar & bipolar superposition with ±1550 kV LI
  - Impulse voltage, measured by the impulse divider of the impulse generator and by the GIS RC divider directly at the test object
  - The GIS RC divider is depicting the DC voltage and the superimposed lightning impulse
  - Fast polarity reversal during bipolar superposition requires insulating materials coping with accumulated charges
  - No runtime and amplitude calibration has been performed → slight shift between the two curves on the x- and y-axis can be seen and must be tolerated

## Conclusions

- Dimensioning GIS RC dividers acc. to IEC 61869-15 results in an insufficient design for the expected dielectric requirements during operation.
- Considering composite voltages as described by CIGRE JWG D1/B3.57 has a significant impact on electrical & mechanical design principles of RC dividers.
- Performance of the developed RC divider design has been proven by accuracy measurements, frequency response and composite voltage testing aiming to establish a high precision divider with a bandwidth of up to some ten kHz. Although accuracy in amplitude and waveshape is limited, the RC divider can be used to even measure DC+LI composite voltages.





Composite voltage test of +550 kV DC and -1550 kV LI after more than 120 hours of DC pre-stress

http://www.cigre.org